# TPS1120, TPS1120Y DUAL P-CHANNEL ENHANCEMENT-MODE MOSFETS

SLVS080A - MARCH 1994 - REVISED AUGUST 1995

- Low  $r_{DS(on)} \dots 0.18 \Omega$  at  $V_{GS} = -10 \text{ V}$
- 3-V Compatible
- Requires No External V<sub>CC</sub>
- TTL and CMOS Compatible Inputs
- $V_{GS(th)} = -1.5 \text{ V Max}$
- ESD Protection Up to 2 kV per MIL-STD-883C, Method 3015

# D PACKAGE (TOP VIEW) 1SOURCE [ 1 8 ] 1DRAIN 1GATE [ 2 7 ] 1DRAIN 2SOURCE [ 3 6 ] 2DRAIN 2GATE [ 4 5 ] 2DRAIN



# description

The TPS1120 incorporates two independent p-channel enhancement-mode MOSFETs that have been optimized, by means of the Texas Instruments LinBiCMOS™ process, for 3-V or 5-V

power distribution in battery-powered systems. With a maximum  $V_{GS(th)}$  of -1.5 V and an  $I_{DSS}$  of only  $0.5\,\mu\text{A}$ , the TPS1120 is the ideal high-side switch for low-voltage portable battery-management systems, where maximizing battery life is a primary concern. Because portable equipment is potentially subject to electrostatic discharge (ESD), the MOSFETs have built-in circuitry for 2-kV ESD protection. End equipment for the TPS1120 includes notebook computers, personal digital assistants (PDAs), cellular telephones, bar-code scanners, and PCMCIA cards. For existing designs, the TPS1120D has a pinout common with other p-channel MOSFETs in small-outline integrated circuit SOIC packages.

The TPS1120 is characterized for an operating junction temperature range, T<sub>J</sub>, from −40°C to 150°C.

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICEST    | CHIP FORM |
|----------------|----------------------|-----------|
| ТЈ             | SMALL OUTLINE<br>(D) | (Y)       |
| -40°C to 150°C | TPS1120D             | TPS1120Y  |

<sup>&</sup>lt;sup>†</sup> The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1120DR). The chip form is tested at 25°C.



Caution. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits.

LinBiCMS is a trademark of Texas Instruments Incorporated.



#### schematic



<sup>†</sup> For all applications, both drain pins for each device should be connected.

# **TPS1120Y** chip information

This chip, when properly assembled, displays characteristics similar to the TPS1120C. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chip may be mounted with conductive epoxy or a gold-silicon preform.



SLVS080A - MARCH 1994 - REVISED AUGUST 1995

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

|                                                             |                          |                        |                | UNIT  |  |
|-------------------------------------------------------------|--------------------------|------------------------|----------------|-------|--|
| Drain-to-source voltage, V <sub>DS</sub>                    |                          |                        | -15            | V     |  |
| Gate-to-source voltage, VGS                                 |                          |                        | 2 or –15       | V     |  |
|                                                             | V <sub>GS</sub> = -2.7 V | T <sub>A</sub> = 25°C  | ±0.39          |       |  |
|                                                             | VGS = -2.7 V             | T <sub>A</sub> = 125°C | ±0.21          |       |  |
|                                                             | V <sub>GS</sub> = -3 V   | T <sub>A</sub> = 25°C  | ±0.5           |       |  |
| Continuous drain current, each device (T,J = 150°C), ID     | VGS = -3 V               | T <sub>A</sub> = 125°C | ±0.25          | A     |  |
| Continuous drain current, each device (1) = 130 °C), 1D     | VGS = -4.5 V             | T <sub>A</sub> = 25°C  | ±0.74          |       |  |
|                                                             | VGS = -4.5 V             | T <sub>A</sub> = 125°C | ±0.34          |       |  |
|                                                             | V <sub>GS</sub> = -10 V  | T <sub>A</sub> = 25°C  | ±1.17          |       |  |
|                                                             | VGS = -10 V              | T <sub>A</sub> = 125°C | ±0.53          |       |  |
| Pulse drain current, ID                                     |                          | T <sub>A</sub> = 25°C  | ±7             | А     |  |
| Continuous source current (diode conduction), IS            |                          | T <sub>A</sub> = 25°C  | -1             | А     |  |
| Continuous total power dissipation                          |                          | See Diss               | ipation Rating | Table |  |
| Storage temperature range, T <sub>Stg</sub>                 |                          |                        | -55 to 150     | °C    |  |
| Operating junction temperature range, TJ                    |                          |                        | -40 to 150     | °C    |  |
| Operating free-air temperature range, TA                    | ·                        | ·                      | -40 to 125     | °C    |  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 second | onds                     | ·                      | 260            | °C    |  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PAC | KAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR <sup>‡</sup> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|-----|------|------------------------------------|----------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
|     | D    | 840 mW                             | 6.71 mW/°C                                               | 538 mW                                | 437 mW                                | 169 mW                                 |

 $<sup>^{\</sup>ddagger}$  Maximum values are calculated using a derating factor based on R<sub> $\theta$ JA</sub> = 149°C/W for the package. These devices are mounted on an FR4 board with no special thermal considerations.



# TPS1120, TPS1120Y DUAL P-CHANNEL ENHANCEMENT-MODE MOSFETS

SLVS080A - MARCH 1994 - REVISED AUGUST 1995

# electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted)

# static

|                                      | PARAMETER                                               | TEST COL                  | NDITIONS                 | 1   | UNIT  |       |       |  |
|--------------------------------------|---------------------------------------------------------|---------------------------|--------------------------|-----|-------|-------|-------|--|
|                                      | PARAMETER                                               | 1251 CO                   | ADITIONS                 | MIN | TYP   | MAX   | UNII  |  |
| VGS(th)                              | Gate-to-source threshold voltage                        | $V_{DS} = V_{GS}$         | $I_D = -250 \mu\text{A}$ | -1  | -1.25 | -1.50 | V     |  |
| $V_{SD}$                             | Source-to-drain voltage (diode forward voltage)†        | $I_{S} = -1 A$ ,          | V <sub>GS</sub> = 0 V    |     | -0.9  |       | V     |  |
| IGSS                                 | Reverse gate current, drain short circuited to source   | $V_{DS} = 0 V$ ,          | V <sub>GS</sub> = -12 V  |     |       | ±100  | nA    |  |
| IDSS Zero-gate-voltage drain current |                                                         | $V_{DS} = -12 \text{ V},$ | T <sub>J</sub> = 25°C    |     |       | -0.5  |       |  |
| IDSS                                 | Zero-gate-voltage drain current                         | $V_{GS} = 0 V$            | T <sub>J</sub> = 125°C   |     |       | -10   | μΑ    |  |
|                                      |                                                         | $V_{GS} = -10 \text{ V}$  | $I_D = -1.5 A$           |     | 180   |       |       |  |
| r==( )                               | Chatia duain to accuracy an atota majatanasa†           | $V_{GS} = -4.5 \text{ V}$ | $I_D = -0.5 A$           |     | 291   | 400   | mΩ    |  |
| rDS(on)                              | Static drain-to-source on-state resistance <sup>†</sup> | $V_{GS} = -3 V$           | I= - 02A                 |     | 476   | 700   | 11122 |  |
|                                      |                                                         | $V_{GS} = -2.7 \text{ V}$ | $I_D = -0.2 \text{ A}$   |     | 606   | 850   |       |  |
| 9fs                                  | Forward transconductance <sup>†</sup>                   | $V_{DS} = -10 \text{ V},$ | $I_{D} = -2 A$           |     | 2.5   |       | S     |  |

<sup>†</sup> Pulse test: pulse width ≤ 300 μs, duty cycle ≤ 2%

# static

|                     | PARAMETER                                               | TEST CO                   | NDITIONS                 | TF  | UNIT  |     |      |
|---------------------|---------------------------------------------------------|---------------------------|--------------------------|-----|-------|-----|------|
|                     | PARAMETER                                               | TEST CO                   | NDITIONS                 | MIN | TYP   | MAX | UNIT |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage                        | $V_{DS} = V_{GS}$         | $I_D = -250 \mu\text{A}$ |     | -1.25 |     | V    |
| V <sub>SD</sub>     | Source-to-drain voltage (diode forward voltage)†        | $I_{S} = -1 A$ ,          | V <sub>GS</sub> = 0 V    |     | -0.9  |     | V    |
|                     |                                                         | $V_{GS} = -10 \text{ V}$  | $I_D = -1.5 A$           | 180 |       |     |      |
|                     | O. S. J. S.         | $V_{GS} = -4.5 \text{ V}$ | $I_D = -0.5 A$           |     | 291   |     |      |
| rDS(on)             | Static drain-to-source on-state resistance <sup>†</sup> | V <sub>G</sub> S = −3 V   | I- 02A                   |     | 476   |     | mΩ   |
|                     |                                                         | $V_{GS} = -2.7 \text{ V}$ | $I_D = -0.2 \text{ A}$   |     | 606   |     |      |
| 9fs                 | Forward transconductance <sup>†</sup>                   | $V_{DS} = -10 \text{ V},$ | $I_{D} = -2 A$           |     | 2.5   |     | S    |

<sup>†</sup> Pulse test: pulse width ≤ 300 μs, duty cycle ≤ 2%

# dynamic

|                 | PARAMETER                             |                           | TEST CONDITIONS     |                  |     |      |      | UNIT |
|-----------------|---------------------------------------|---------------------------|---------------------|------------------|-----|------|------|------|
|                 | TANAMETER                             |                           | 1EST CONDITIONS     | MIN              | TYP | MAX  | UNIT |      |
| Qg              | Total gate charge                     |                           |                     |                  |     | 5.45 |      |      |
| Qgs             | Gate-to-source charge                 | $V_{DS} = -10 \text{ V},$ | $V_{GS} = -10 V$ ,  | $I_{D} = -1 A$   |     | 0.87 |      | nC   |
| Q <sub>gd</sub> | Gate-to-drain charge                  | 1                         |                     |                  |     | 1.4  |      |      |
| td(on)          | Turn-on delay time                    |                           |                     |                  |     | 4.5  |      | ns   |
| td(off)         | Turn-off delay time                   | $V_{DD} = -10 \text{ V},$ | $R_L = 10 \Omega$ , | $I_{D} = -1 A$ , |     | 13   |      | ns   |
| t <sub>r</sub>  | Rise time                             | $R_G = 6 \Omega$ ,        | See Figures 1 and 2 |                  |     | 10   |      |      |
| t <sub>f</sub>  | Fall time                             | ]                         |                     |                  |     | 2    |      | ns   |
| trr(SD)         | Source-to-drain reverse recovery time | I <sub>F</sub> = 5.3 A,   | di/dt = 100 A/μs    |                  |     | 16   |      |      |

# PARAMETER MEASUREMENT INFORMATION







Figure 2. Switching-Time Waveforms

# TYPICAL CHARACTERISTICS<sup>†</sup>

# **Table of Graphs**

|                                                         |                            | FIGURE |
|---------------------------------------------------------|----------------------------|--------|
| Drain current                                           | vs Drain-to-source voltage | 3      |
| Drain current                                           | vs Gate-to-source voltage  | 4      |
| Static drain-to-source on-state resistance              | vs Drain current           | 5      |
| Capacitance                                             | vs Drain-to-source voltage | 6      |
| Static drain-to-source on-state resistance (normalized) | vs Junction temperature    | 7      |
| Source-to-drain diode current                           | vs Source-to-drain voltage | 8      |
| Static drain-to-source on-state resistance              | vs Gate-to-source voltage  | 9      |
| Gate-to-source threshold voltage                        | vs Junction temperature    | 10     |
| Gate-to-source voltage                                  | vs Gate charge             | 11     |





<sup>†</sup> All characteristics data applies for each independent MOSFET incorporated on the TPS1120.

#### TYPICAL CHARACTERISTICS

# STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE



Figure 5

# STATIC DRAIN-TO-SOURCE **ON-STATE RESISTANCE (NORMALIZED)**



# **CAPACITANCE**



 $\dagger C_{iss} = C_{gs} + C_{gd}, C_{ds(shorted)}$  $\ddagger C_{rss} = C_{gd}, C_{oss} = C_{ds} + \frac{C_{gs} C_{gd}}{C_{gs} + C_{gd}} \approx C_{ds} + C_{gd}$ Figure 6

# **SOURCE-TO-DRAIN DIODE CURRENT**

**SOURCE-TO-DRAIN VOLTAGE** -10 Pulse Test



# **TYPICAL CHARACTERISTICS**

# STATIC DRAIN-TO-SOURCE ON-STATE RESISTANCE

# **GATE-TO-SOURCE VOLTAGE** 0.7 $I_D = -1 A$ <sup>r</sup>DS(on) - Static Drain-to-Source On-State T<sub>J</sub> = 25°C 0.6 0.5 Resistance $-\Omega$ 0.4 0.3 0.2 0.1 0 - 9 - 13 - 15 - 1 V<sub>GS</sub> - Gate-to-Source Voltage - V

Figure 9

# GATE-TO-SOURCE THRESHOLD VOLTAGE



Figure 10

# GATE-TO-SOURCE VOLTAGE vs GATE CHARGE



Figure 11

# THERMAL INFORMATION

# DRAIN CURRENT vs DRAIN-TO-SOURCE VOLTAGE



V<sub>DS</sub> - Drain-to-Source Voltage - V

NOTE A: FR4-board-mounted only

Figure 12

# TRANSIENT JUNCTION-TO-AMBIENT THERMAL IMPEDANCE

#### vs PULSE DURATION



NOTE A: FR4-board-mounted only

Figure 13

#### THERMAL INFORMATION

The profile of the heat sinks used for thermal measurements is shown in Figure 14. Board type is FR4 with 1-oz copper and 1-oz tin/lead (63/37) plate. Use of vias or through-holes to enhance thermal conduction was avoided.

Figure 15 shows a family of  $R_{\theta JA}$  curves. The  $R_{\theta JA}$  was obtained for various areas of heat sinks while subject to air flow. Power remained fixed at 0.25 W per device or 0.50 W per package. This testing was done at 25°C.

As Figure 14 illustrates, there are two separated heat sinks for each package. Each heat sink is coupled to the lead that is internally tied to a single MOSFET source and is half the total area, as shown in Figure 15. For example, if the total area shown in Figure 15 is 4 cm<sup>2</sup>, each heat sink is 2 cm<sup>2</sup>.



Figure 14. Profile of Heat Sinks

# THERMAL RESISTANCE, JUNCTION-TO-AMBIENT





#### THERMAL INFORMATION

Figure 16 illustrates the thermally enhanced (SO) lead frame. Attaching the two MOSFET dies directly to the source terminals allows maximum heat transfer into a power plane.



Figure 16. TPS1120 Dual MOSFET SO-8 Lead Frame

# **APPLICATION INFORMATION**



Figure 17. Notebook Load Management



Figure 18. Cellular Phone Output Drive



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS1120D         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 1120                    | Samples |
| TPS1120DR        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 1120                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Feb-2019

# TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS1120DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 20-Feb-2019



#### \*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS1120DR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated